Jump to content
 







Main menu
   


Navigation  



Main page
Contents
Current events
Random article
About Wikipedia
Contact us
Donate
 




Contribute  



Help
Learn to edit
Community portal
Recent changes
Upload file
 








Search  

































Create account

Log in
 









Create account
 Log in
 




Pages for logged out editors learn more  



Contributions
Talk
 



















Contents

   



(Top)
 


1 Description  





2 Shared Cache  





3 Multi-chip module  





4 z114  





5 References  





6 External links  














IBM z196






Magyar
Norsk bokmål
 

Edit links
 









Article
Talk
 

















Read
Edit
View history
 








Tools
   


Actions  



Read
Edit
View history
 




General  



What links here
Related changes
Upload file
Special pages
Permanent link
Page information
Cite this page
Get shortened URL
Download QR code
Wikidata item
 




Print/export  



Download as PDF
Printable version
 
















Appearance
   

 






From Wikipedia, the free encyclopedia
 


z196
General information
Launched2010
Designed byIBM
Performance
Max. CPU clock rate3.8 GHz to 5.2 GHz
Cache
L1 cache64 KB instruction
128 KB data
per core
L2 cache1.5 MB
per core
L3 cache24 MB
shared
Architecture and classification
Technology node45 nm
Instruction setz/Architecture (ARCHLVL 3)
Physical specifications
Cores
  • 4
History
Predecessorz10
SuccessorzEC12

The z196 microprocessor[1] is a chip made by IBM for their zEnterprise 196 and zEnterprise 114 mainframe computers, announced on July 22, 2010.[2] The processor was developed over a three-year time span by IBM engineers from Poughkeepsie, New York; Austin, Texas; and Böblingen, Germany at a cost of US$1.5 billion.[3] Manufactured at IBM's Fishkill, New York fabrication plant, the processor began shipping on September 10, 2010. IBM stated that it was the world's fastest microprocessor at the time.[4]

Description

[edit]

The chip measures 512.3 mm2 and consists of 1.4 billion transistors fabricated in IBM's 45 nm CMOS silicon on insulator fabrication process, supporting speeds of 5.2 GHz:[1] at the time, the highest clock speed CPU ever produced for commercial sale.

The processor implements the CISC z/Architecture with a new superscalar, out-of-order pipeline and 100 new instructions. The instruction pipeline has 15 to 17 stages; the instruction queue can hold 40 instructions; and up to 72 instructions can be "in flight". It has four cores, each with a private 64 KB L1 instruction cache, a private 128 KB L1 data cache and a private 1.5 MB L2 cache. In addition, there is a 24 MB shared L3 cache implemented in eDRAM and controlled by two on-chip L3 cache controllers. There's also an additional shared L1 cache used for compression and cryptography operations.[1]

Each core has six RISC-like execution units, including two integer units, two load–store units, one binary floating point unit and one decimal floating point unit. The z196 chip can decode three instructions and execute five operations in a single clock cycle.[1]

The z196 chip has on board DDR3 RAM memory controller supporting a RAID like configuration to recover from memory faults. The z196 also includes a GX bus controller for accessing host channel adapters and peripherals. Additionally, each chip includes co-processors for cryptographic and compression functionality.[1]

Shared Cache

[edit]

Even though the z196 processor has on-die facilities for symmetric multiprocessing (SMP), there are 2 dedicated companion chips called the Shared Cache (SC) that each adds 96 MB off-die L4 cache for a total of 192 MB L4 cache. L4 cache is shared by all processors in the book. The SC chip consists of 1.5 billion transistors and measures 478.8 mm2, manufactured with the same 45 nm process as the z196 chip.

Each chip also has 24 MB L3 cache shared by the 4 cores on the chip.[1]

Multi-chip module

[edit]

The zEnterprise System z196 uses multi-chip modules (MCMs) which allows for six z196 chips to be on a single module. Each MCM has two shared cache chips allowing processors on the MCM to be connected with 40 GB/s links.[1]

The different models of the zEnterprise System have a different number of active cores. To accomplish this, some processors in each MCM may have its fourth core disabled.[5]

z114

[edit]

The zEnterprise System z114 does use z196 processors but does not use MCMs so the processors are packaged on single chip modules (SCM) instead. Two SCMs and one Shared Cache chip is mounted together in a processor drawer. These processors also run at reduced speed, at 3.8 GHz.[6]

References

[edit]
  1. ^ a b c d e f g Morgan, Timothy Prickett (July 23, 2010). "IBM's zEnterprise 196 CPU: Cache is king". The Register. Retrieved September 7, 2010.
  • ^ "IBM Unveils zEnterprise System, Ushers in Era of Smarter Data Centers". IBM. July 22, 2010. Retrieved September 7, 2010.
  • ^ Dubey, Krati (September 7, 2010). "IBM Mainframe z196 Processor to start shipping beginning September 10". TechShout.com. Retrieved September 7, 2010.
  • ^ "IBM Unveils World's Fastest Microprocessor". Fox News. September 1, 2010. Retrieved September 7, 2010.
  • ^ Shvets, Anthony (September 5, 2010). "IBM is ready to ship the fastest microprocessor". CPU-World.com. Retrieved September 7, 2010.
  • ^ IBM zEnterprise System Technical Introduction. IBM. August 2011. ISBN 9780738435947. SG24-7832-01. Retrieved 2020-01-19.
  • [edit]
    Retrieved from "https://en.wikipedia.org/w/index.php?title=IBM_z196&oldid=1188955574"

    Categories: 
    IBM microprocessors
    IBM mainframe technology
    Computer-related introductions in 2010
    Hidden categories: 
    Articles with short description
    Short description is different from Wikidata
     



    This page was last edited on 8 December 2023, at 19:28 (UTC).

    Text is available under the Creative Commons Attribution-ShareAlike License 4.0; additional terms may apply. By using this site, you agree to the Terms of Use and Privacy Policy. Wikipedia® is a registered trademark of the Wikimedia Foundation, Inc., a non-profit organization.



    Privacy policy

    About Wikipedia

    Disclaimers

    Contact Wikipedia

    Code of Conduct

    Developers

    Statistics

    Cookie statement

    Mobile view



    Wikimedia Foundation
    Powered by MediaWiki