Jump to content
 







Main menu
   


Navigation  



Main page
Contents
Current events
Random article
About Wikipedia
Contact us
Donate
 




Contribute  



Help
Learn to edit
Community portal
Recent changes
Upload file
 








Search  

































Create account

Log in
 









Create account
 Log in
 




Pages for logged out editors learn more  



Contributions
Talk
 



















Contents

   



(Top)
 


1 Design  





2 Licensing  





3 Usage  





4 See also  





5 References  














ARM Cortex-A78






Català
Español
Magyar

 

Edit links
 









Article
Talk
 

















Read
Edit
View history
 








Tools
   


Actions  



Read
Edit
View history
 




General  



What links here
Related changes
Upload file
Special pages
Permanent link
Page information
Cite this page
Get shortened URL
Download QR code
Wikidata item
 




Print/export  



Download as PDF
Printable version
 
















Appearance
   

 






From Wikipedia, the free encyclopedia
 


ARM Cortex-A78
General information
Launched2020
Designed byARM Ltd.
Performance
Max. CPU clock rate2.4 GHz to 3.0 GHz in phones and 3.3 GHz in tablets/laptops 
Cache
L1 cache32–64 KB (parity)
L2 cache256–512 (private L2 ECC) KiB
L3 cacheOptional, 512 KB to 4 MB (up to 8 MB) with Cortex-X1
Architecture and classification
MicroarchitectureARM Cortex-A78
Instruction setARMv8-A
Extensions
Physical specifications
Cores
  • 1–4 per cluster
Products, models, variants
Product code name
  • Hercules
Variant
History
PredecessorARM Cortex-A77
SuccessorARM Cortex-A710

The ARM Cortex-A78 is a central processing unit implementing the ARMv8.2-A 64-bit instruction set designed by ARM Ltd.'s Austin centre.[1]

Design[edit]

The ARM Cortex-A78 is the successor to the ARM Cortex-A77. It can be paired with the ARM Cortex-X1 and/or ARM Cortex-A55 CPUs in a DynamIQ configuration to deliver both performance and efficiency. The processor also claims as much as 50% energy savings over its predecessor.[2]

The Cortex-A78 is a 4-wide decode out-of-order superscalar design with a 1.5K macro-OP (MOPs) cache. It can fetch 4 instructions and 6 Mops per cycle, and rename and dispatch 6 Mops, and 12 μops per cycle. The out-of-order window size is 160 entries and the backend has 13 execution ports with a pipeline depth of 14 stages, and the execution latencies consist of 10 stages.[2][3][4]

The processor is built on a standard Cortex-A roadmap and offers a 2.1 GHz (5 nm) chipset which makes it better than its predecessor in the following ways:

There is also extended scalability with extra support from Dynamic Shared Unit for DynamIQ on the chipset. A smaller 32 KB L1 cache from the 64 KB L1 cache configuration is optional. To offset this smaller L1 memory, the branch predictor is better at covering irregular search patterns and is capable of following two taken branches per cycle, which results in fewer L1 cache misses and helps hide pipeline bubbles to keep the core well supplied. The pipeline is one cycle longer compared to the A77, which ensures that the A78 hits a clock frequency target of around 3 GHz. The A78 is a 6 instruction per cycle design.

ARM also introduced a second integer multiply unit in the execution unit and an additional load Address Generation Unit (AGU) to increase both the data load and bandwidth by 50%. Other optimizations of the chipset include fused instructions[5] and efficiency improvements to instruction schedulers, register renaming structures, and the re-order buffer.

L2 cache is available up to 512 KB and has double the bandwidth to maximize the performance, while the shared L3 cache is available up to 4 MB, double that of previous generations. A Dynamic Shared Unit (DSU) also allows for an 8 MB configuration with the ARM Cortex-X1.[3][4][2][6]

Licensing[edit]

The Cortex-A78 is available as a SIP core to licensees whilst its design makes it suitable for integration with other SIP cores (e.g. GPU, display controller, DSP, image processor, etc.) into one die constituting a system on a chip (SoC).[citation needed]

Usage[edit]

The Cortex-A78 was first used in the Samsung Exynos 1080 and 2100 SoC, introduced in November and December 2020 respectively.[7][8] The custom Kryo 680 Gold core used in the Snapdragon 888 SoC is based on the Cortex-A78 microarchitecture.[9][10] The Cortex-A78 is also used in the MediaTek Dimensity 1200 and 8000 series. The device is also used in NVIDIA DPU, and in the HiSilicon Kirin 9000s, released in August 2023.

See also[edit]

References[edit]

  1. ^ "Cortex-A78". Arm Developer. Retrieved 2020-07-01.
  • ^ a b c Triggs, Robert (2020-05-26). "Arm Cortex-X1 and Cortex-A78 CPUs: Big cores with big differences". Android Authority. Retrieved 2020-06-15.
  • ^ a b Frumusanu, Andrei. "Arm's New Cortex-A78 and Cortex-X1 Microarchitectures: An Efficiency and Performance Divergence". www.anandtech.com. Retrieved 2020-06-17.
  • ^ a b "Arm Unveils the Cortex-A78: When Less Is More". WikiChip Fuse. 2020-05-26. Retrieved 2020-06-17.
  • ^ "Macro-Operation Fusion (MOP Fusion) - WikiChip".
  • ^ "ARM's Cortex-A78 CPU and Mali-G78 GPU will power 2021's best Android phones". www.theverge.com. 26 May 2020. Retrieved 2020-06-15.
  • ^ Frumusanu, Andrei. "Samsung Announces Exynos 1080 - 5nm Premium-Range SoC with A78 Cores". www.anandtech.com. Retrieved 2020-11-13.
  • ^ "Exynos 1080 5G Mobile Processor: Specs, Features | Samsung Exynos". Samsung Semiconductor. Retrieved 2021-01-11.
  • ^ Frumusanu, Andrei. "Qualcomm Details The Snapdragon 888: 3rd Gen 5G & Cortex-X1 on 5nm". www.anandtech.com. Retrieved 2021-01-11.
  • ^ "Everything you need to know about the Qualcomm Snapdragon 888". xda-developers. 2020-12-02. Retrieved 2021-01-11.

  • Retrieved from "https://en.wikipedia.org/w/index.php?title=ARM_Cortex-A78&oldid=1218092343"

    Category: 
    ARM processors
    Hidden categories: 
    Articles with short description
    Short description matches Wikidata
    All articles with unsourced statements
    Articles with unsourced statements from June 2020
     



    This page was last edited on 9 April 2024, at 17:32 (UTC).

    Text is available under the Creative Commons Attribution-ShareAlike License 4.0; additional terms may apply. By using this site, you agree to the Terms of Use and Privacy Policy. Wikipedia® is a registered trademark of the Wikimedia Foundation, Inc., a non-profit organization.



    Privacy policy

    About Wikipedia

    Disclaimers

    Contact Wikipedia

    Code of Conduct

    Developers

    Statistics

    Cookie statement

    Mobile view



    Wikimedia Foundation
    Powered by MediaWiki