Jump to content
 







Main menu
   


Navigation  



Main page
Contents
Current events
Random article
About Wikipedia
Contact us
Donate
 




Contribute  



Help
Learn to edit
Community portal
Recent changes
Upload file
 








Search  

































Create account

Log in
 









Create account
 Log in
 




Pages for logged out editors learn more  



Contributions
Talk
 



















Contents

   



(Top)
 


1 Features  



1.1  P6 based chips  







2 P6 Variant Pentium M  



2.1  Banias/Dothan variant  







3 P6 Variant Enhanced Pentium M  



3.1  Yonah variant  







4 Successor  





5 See also  





6 References  














P6 (microarchitecture)






Català
Čeština
Deutsch
Ελληνικά
Français

Italiano
Magyar

Norsk bokmål
Română
Русский
Slovenčina
Suomi
Українська


 

Edit links
 









Article
Talk
 

















Read
Edit
View history
 








Tools
   


Actions  



Read
Edit
View history
 




General  



What links here
Related changes
Upload file
Special pages
Permanent link
Page information
Cite this page
Get shortened URL
Download QR code
Wikidata item
 




Print/export  



Download as PDF
Printable version
 
















Appearance
   

 






From Wikipedia, the free encyclopedia
 

(Redirected from Enhanced Pentium M (microarchitecture))

P6
Die shot of Deschutes core
General information
LaunchedNovember 1, 1995; 28 years ago (November 1, 1995)
Performance
Max. CPU clock rate150[1] MHz to 1.40 GHz
FSB speeds66 MHz to 133 MHz
Cache
L1 cachePentium Pro: 16 KB (8 KB I cache + 8 KB D cache)
Pentium II/III: 32 KB (16 KB I cache + 16 KB D cache)
L2 cache128 KB to 512 KB
256 KB to 2048 KB (Xeon)
Architecture and classification
MicroarchitectureP6
Instruction setx86-16, IA-32
Extensions
  • MMX (Pentium II/III/M)
    SSE (Pentium III/M)
    SSE2 (Pentium M)
Physical specifications
Transistors
  • 7.5M 350 nm
  • 7.5M 250 nm (B0, B1)
  • 9.5M 250 nm (B0, C0)
  • 19M 250 nm (B0)
  • 28M 180 nm (A1, A2, B0, C0, D0)
  • 44M 130 nm (A1, B1, C1, D0)
  • Cores
    • 1
    Sockets
  • Slot 1
  • Socket 370
  • Socket 479
  • Products, models, variants
    Models
    • Pentium Pro Series
  • Celeron II Series
  • Pentium II Series
  • Pentium II Xeon Series
  • Celeron III Series
  • Pentium III Series
  • Pentium III Xeon Series
  • History
    PredecessorP5
    SuccessorNetBurst
    Support status
    Unsupported

    The P6 microarchitecture is the sixth-generation Intel x86 microarchitecture, implemented by the Pentium Pro microprocessor that was introduced in November 1995. It is frequently referred to as i686.[2] It was planned to be succeeded by the NetBurst microarchitecture used by the Pentium 4 in 2000, but was revived for the Pentium M line of microprocessors. The successor to the Pentium M variant of the P6 microarchitecture is the Core microarchitecture which in turn is also derived from P6.

    P6 was used within Intel's mainstream offerings from the Pentium Pro to Pentium III, and was widely known for low power consumption, excellent integer performance, and relatively high instructions per cycle (IPC).

    Features

    [edit]

    The P6 core was the sixth generation Intel microprocessor in the x86 line. The first implementation of the P6 core was the Pentium Pro CPU in 1995, the immediate successor to the original Pentium design (P5).

    P6 processors dynamically translate IA-32 instructions into sequences of buffered RISC-like micro-operations, then analyze and reorder the micro-operations to detect parallelizable operations that may be issued to more than one execution unit at once.[3] The Pentium Pro was the first x86 microprocessor designed by Intel to use this technique, though the NexGen Nx586, introduced in 1994, did so earlier.

    Other features first implemented in the x86 space in the P6 core include:

    P6 based chips

    [edit]

    P6 Variant Pentium M

    [edit]
    P6 Pentium M
    General information
    LaunchedMarch 12, 2003
    Performance
    Max. CPU clock rate600 MHz to 2.26 GHz
    FSB speeds400 MT/s to 533 MT/s
    Cache
    L1 cache64KB (32 KB I Cache + 32 KB D cache)
    L2 cache512 KB to 2048 KB
    Architecture and classification
    MicroarchitectureP6
    Instruction setx86-16, IA-32
    Extensions
    Physical specifications
    Transistors
  • 144M 90 nm (B0, C0)
  • 151M 65 nm (C0, D0)
  • Cores
    • 1
    Socket
    Products, models, variants
    Models
    • A100 Series
  • EP80579 Series
  • Celeron M Series
  • Pentium M Series
  • History
    PredecessorNetBurst
    SuccessorEnhanced Pentium M
    Support status
    Unsupported

    Upon release of the Pentium 4-M and Mobile Pentium 4, it was quickly realized that the new mobile NetBurst processors were not ideal for mobile computing. NetBurst-based processors were simply not as efficient per clock or per watt compared to their P6 predecessors. Mobile Pentium 4 processors ran much hotter than Pentium III-M processors without significant performance advantages. Its inefficiency affected not only the cooling system complexity, but also the all-important battery life. Intel went back to the drawing board for a design that would be optimally suited for this market segment. The result was a modernized P6 design called the Pentium M.

    Design Overview[6]

    The Pentium M was the most power efficient x86 processor for notebooks for several years, consuming a maximum of 27 watts at maximum load and 4-5 watts while idle. The processing efficiency gains brought about by its modernization allowed it to rival the Mobile Pentium 4 clocked over 1 GHz higher (the fastest-clocked Mobile Pentium 4 compared to the fastest-clocked Pentium M) and equipped with much more memory and bus bandwidth.[6]

    The first Pentium M family processors ("Banias") internally support PAE but do not show the PAE support flag in their CPUID information; this causes some operating systems (primarily Linux distributions) to refuse to boot on such processors since PAE support is required in their kernels.[7] Windows 8 and later also refuses to boot on these processors for the same reason, as they specifically require PAE support to run properly.[8]

    Banias/Dothan variant

    [edit]

    P6 Variant Enhanced Pentium M

    [edit]
    P6 Enhanced Pentium M
    General information
    Launched2006
    Performance
    Max. CPU clock rate1.06 GHz to 2.33 GHz
    FSB speeds533 MT/s to 667 MT/s
    Cache
    L1 cache64 KB
    L2 cache1 MB to 2 MB
    2 MB (Xeon)
    Architecture and classification
    MicroarchitectureP6
    Instruction setx86-16, IA-32
    Extensions
    Physical specifications
    Transistors
    Cores
    • 1-2
    Socket
    Products, models, variants
    Models
    • Celeron M Series
  • Pentium Dual-Core Series
  • Core Solo Series
  • Core Duo Series
  • Xeon LV Series
  • History
    PredecessorPentium M
    SuccessorIntel Core
    Support status
    Unsupported

    The Yonah CPU was launched in January 2006 under the Core brand. Single and dual-core mobile version were sold under the Core Solo, Core Duo, and Pentium Dual-Core brands, and a server version was released as Xeon LV. These processors provided partial solutions to some of the Pentium M's shortcomings by adding:

    This resulted in the interim microarchitecture for low-voltage only CPUs, part way between P6 and the following Core microarchitecture.

    Yonah variant

    [edit]

    Successor

    [edit]

    On July 27, 2006, the Core microarchitecture, a derivative of P6, was launched in form of the Core 2 processor. Subsequently, more processors were released with the Core microarchitecture under Core 2, Xeon, Pentium and Celeron brand names. The Core microarchitecture is Intel's final mainstream processor line to use FSB, with all later Intel processors based on Nehalem and later Intel microarchitectures featuring an integrated memory controller and a QPIorDMI bus for communication with the rest of the system. Improvements relative to the Intel Core processors were:

    While all these chips are technically derivatives of the Pentium Pro, the architecture has gone through several radical changes since its inception.[9]

    See also

    [edit]

    References

    [edit]
    1. ^ "Pentium® Pro Processor at 150 MHz, 166 MHz, 180 MHz and 200 MHz" (PDF). Intel Corporation. November 1995. p. 1. Archived from the original (PDF) on April 12, 2016.
  • ^ Hutchings, Ben (September 28, 2015). "Defaulting to i686 for the Debian i386 architecture". debian-devel (Mailing list).
  • ^ Gwennap, Linley (February 16, 1995). "Intel's P6 Uses Decoupled Scalar Design" (PDF). Microprocessor Report. 9 (2).
  • ^ Pentium and Pentium Pro Processors and Related Products. Intel Corporation. December 1995. pp. 1–10. ISBN 1-55512-251-5.
  • ^ Brey, Barry (2009). The Intel Microprocessors (PDF) (8th ed.). Upper Saddle River, N.J.: Pearson Prentice Hall. p. 754. ISBN 978-0-13-502645-8.
  • ^ a b Shimpi, Anand Lal (July 21, 2004). "Intel's 90nm Pentium M 755: Dothan Investigated". AnandTech.
  • ^ "PAE - Community Help Wiki". Ubuntu Help.
  • ^ This Does Not Compute. Can You Install Windows 10 on a Pentium II?. YouTube. Section starts at 32:35.
  • ^ "Pat Gelsinger talk at Stanford, Jun 7th 2006". Archived from the original on June 3, 2011.

  • Retrieved from "https://en.wikipedia.org/w/index.php?title=P6_(microarchitecture)&oldid=1228132549#P6_Variant_Enhanced_Pentium_M"

    Categories: 
    Intel x86 microprocessors
    Intel microarchitectures
    Superscalar microprocessors
    X86 microarchitectures
    Computer-related introductions in 1995
    Hidden categories: 
    Articles with short description
    Short description matches Wikidata
    Use mdy dates from January 2023
    Articles needing additional references from June 2013
    All articles needing additional references
    Articles to be split from October 2021
    All articles to be split
    Articles to have a section moved from October 2021
    All articles to have a section moved
     



    This page was last edited on 9 June 2024, at 16:48 (UTC).

    Text is available under the Creative Commons Attribution-ShareAlike License 4.0; additional terms may apply. By using this site, you agree to the Terms of Use and Privacy Policy. Wikipedia® is a registered trademark of the Wikimedia Foundation, Inc., a non-profit organization.



    Privacy policy

    About Wikipedia

    Disclaimers

    Contact Wikipedia

    Code of Conduct

    Developers

    Statistics

    Cookie statement

    Mobile view



    Wikimedia Foundation
    Powered by MediaWiki